標題: A flexible two-layer external memory management for H.264/AVC decoder
作者: Chang, Chang-Hsuan
Chang, Ming-Hung
Hwang, Wei
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2007
摘要: In this paper, a flexible two-layer external memory management for H.264/AVC decoder is proposed. Power consumption and data access latency caused by being fetched to/from the off-chip memory greatly affect multimedia system performance. The proposed memory controller consists of two layers. The first layer is the address translation which provides an efficient pixel data arrangement to reduce the row-miss occurrence. The second layer is the external memory interface (EMI) which can further reduce access latency up to 70% by using the specific command FIFO and a unified FSM with generic scheduling. Particularly, the memory utilization can be increased about 3 times as compared with traditional method after combining the address translation layer with external memory interface. Similarly, the proposed memory controller unit is feasible and beneficial for future memory-bandwidth-constraint System-on-Chip applications.
URI: http://hdl.handle.net/11536/7778
http://dx.doi.org/10.1109/SOCC.2007.4545462
ISBN: 978-1-4244-1592-2
DOI: 10.1109/SOCC.2007.4545462
期刊: 20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS
起始頁: 219
結束頁: 222
顯示於類別:會議論文


文件中的檔案:

  1. 000257572200050.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。