Full metadata record
DC FieldValueLanguage
dc.contributor.author陳懿範 en_US
dc.contributor.authorYi-Fan Chenen_US
dc.contributor.author荊鳳德en_US
dc.contributor.authorAlbert Chinen_US
dc.date.accessioned2014-12-12T03:02:22Z-
dc.date.available2014-12-12T03:02:22Z-
dc.date.issued2006en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT009411527en_US
dc.identifier.urihttp://hdl.handle.net/11536/80440-
dc.description.abstract本論文研製一個應用於超寬頻3.1-10.6 GHZ的低雜訊放大器是採用電阻-電容回授串接電感做輸入匹配,而在輸出端是用current buffer做匹配。本研究是以0.18微米互補式金氧半製程實現。此低雜訊放大器是以三級放大為主架構,第一級為RC-feedback with series inductive peaking結構,是為了增加頻寬,第二級為cascode結構,可以增加平均順向增益(S21),第三級則是current buffer,主要是在輸出端做匹配。為了能在所應用的頻段內達到相對的平坦增益,在前兩級中利用shunt peaking 的方法去實現。供應電壓VDD為1.8伏特時,整個電路功率消耗約為17.02mW,及包含pad的情況下整個電路大小約為0.51 mm2。本研究的低雜訊放大器所量測的規格,平均順向增益(S21)在3.1-10.6GHz時為6.73dB-13.20dB,逆向隔離(S12)為-39dB以下,S11為-7dB以下,S22約為-9.6dB以下,而平均雜訊指數約為5.3dB。zh_TW
dc.description.abstractA 3.1-10.6 GHZ low noise amplifier is applied for ultra-wideband, it introduces RC feedback with series inductive peaking for input matching. And current buffer is used for output matching. This research is fabricated in 0.18-μm CMOS process. Three amplified stages are formed for main topology in low noise amplifier. The first stage introduces RC-feedback with inductive peaking configuration, it can improve the bandwidth. The second stage introduces cascode configuration, it can improve the average forward S21. The third stage introduces current buffer configuration, it is used for output matching. Relatively flat gain is essential over the entire desired band. The low noise amplifier introduces the shunt peaking to achieve the above purpose. The total power dissipation of the chip is about 17.02mW at power supply 1.8 volt. The chip size included pad is 0.51 mm2. The measurement result of this study expect that the forward S21 is between 6.73dB and 13.20dB at 3.1-10.6GHz, the reverse isolation S12 is under -39dB, the magnitude of S11 is under -7 dB, the magnitude of S22 is under -9.6dB, and the noise figure is 5.3dB.en_US
dc.language.isoen_USen_US
dc.subject超寬頻zh_TW
dc.subject無線zh_TW
dc.subject接收端zh_TW
dc.subject低雜訊放大器zh_TW
dc.subjectUWBen_US
dc.subjectwirelessen_US
dc.subjectreceiveren_US
dc.subjectLNAen_US
dc.title應用於超寬頻3.1-10.6 GHz之無線接收端之低雜訊放大器之設計zh_TW
dc.titleAn ultra-wideband CMOS LNA for 3.1 to 10.6 GHz wireless receiversen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
Appears in Collections:Thesis


Files in This Item:

  1. 152701.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.