完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Thakur, S | en_US |
dc.contributor.author | Chang, YW | en_US |
dc.contributor.author | Wong, DF | en_US |
dc.contributor.author | Muthukrishnan, S | en_US |
dc.date.accessioned | 2014-12-08T15:02:07Z | - |
dc.date.available | 2014-12-08T15:02:07Z | - |
dc.date.issued | 1997-01-01 | en_US |
dc.identifier.issn | 0278-0070 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/43.559330 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/816 | - |
dc.description.abstract | We consider a switch module routing problem for symmetrical-array field-programmable gate arrays (FPGA's). This problem was first introduced in [21], They used it to evaluate the routability properties of switch modules which they proposed, Only an approximation algorithm for the problem was proposed by them, We give an optimal algorithm for the problem based on integer linear programming (ILP), Experiments show that this formulation leads to fast and efficient solutions to practical-sized problems, We then propose a precomputation that eliminates the need to use ILP era-line, We also identify special cases of this problem that reduce to problems for whom efficient algorithms are known, Thus, the switch module routing problem can be solved in polynomial time for these special cases, Using our solution to the switch module routing problem, we propose a new metric to estimate the congestion in each switch module in the FPGA. We demonstrate the use of this metric in a global router, A comparison with a global router guided by the density of the routing channels shows that our metric leads to far superior global and detailed routing solutions. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | field-programmable gate array | en_US |
dc.subject | global routing | en_US |
dc.title | Algorithms for an FPGA switch module routing problem with application to global routing | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/43.559330 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | en_US |
dc.citation.volume | 16 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 32 | en_US |
dc.citation.epage | 46 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:A1997WN99700004 | - |
dc.citation.woscount | 7 | - |
顯示於類別: | 期刊論文 |