完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorLai, Tai-Hsiangen_US
dc.date.accessioned2014-12-08T15:10:44Z-
dc.date.available2014-12-08T15:10:44Z-
dc.date.issued2008-11-01en_US
dc.identifier.issn0018-9375en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TEMC.2008.2004582en_US
dc.identifier.urihttp://hdl.handle.net/11536/8219-
dc.description.abstractCable discharge events (CDEs) have been found to be the major root cause of inducing hardware damage on Ethernet ICs of communication interfaces in real applications. Still, there is no device-level evaluation method to investigate the robustness of complementary metal-oxide-semiconductor (CMOs) devices against a CDE for a layout optimization in silicon chips. The transmission-line pulsing (TLP) system was the most important method used to observe the electrical characteristics of semiconductor devices under human-body model (HBM) electrostatic discharge (ESD) stress. To understand the physical characteristics and CDE robustness of on-chip protection devices, the long-pulse transmission-line pulsing (LP-TLP) system is proposed in this paper and used to simulate the influence of CDE on Ethernet-integrated circuits. The secondary breakdown characteristics of the CDE protection devices under different layout styles and parameters can be measured and analyzed by the proposed LP-TLP with pulsewidths of 500 or 1000 ns. Furthermore, measured results using the LP-TLP system are compared with results measured by the traditional 100-ns TLP system. The experimental results with silicon devices in 0.18-mu m CMOS process have shown that the CDE robustness of n-channel metal-oxide-semiconductor (NMOS) and p-channel metal-oxide-semiconductor (PMOS) devices in deep-submicrometer CMOS technology is much lower than their HBM ESD robustness. By using the proposed LP-TLP system, one set of design rules for I/O devices to sustain high CDE robustness in a given CMOS process can be evaluated and built up for chip layout.en_US
dc.language.isoen_USen_US
dc.subjectCable discharge event (CDE)en_US
dc.subjectelectrostatic discharge (ESD)en_US
dc.subjectlong-pulse transmission line pulsing (LP-TLP)en_US
dc.subjecttransmission line pulsing (TLP)en_US
dc.titleInvestigation on Robustness of CMOS Devices Against Cable Discharge Event (CDE) Under Different Layout Parameters in a Deep-Submicrometer CMOS Technologyen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TEMC.2008.2004582en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITYen_US
dc.citation.volume50en_US
dc.citation.issue4en_US
dc.citation.spage810en_US
dc.citation.epage821en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000261573000006-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000261573000006.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。