完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLu, Hau-Yanen_US
dc.contributor.authorLiu, Po-Tsunen_US
dc.contributor.authorChang, Ting-Changen_US
dc.contributor.authorChi, Seinen_US
dc.date.accessioned2014-12-08T15:11:22Z-
dc.date.available2014-12-08T15:11:22Z-
dc.date.issued2007en_US
dc.identifier.isbn978-7-5617-5228-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/8734-
dc.description.abstractThe electrical degradation of n-channel poly-silicon thin film transistor (poly-Si TFT) has been investigated under dynamic voltage stress by capacitance-voltage (C-V) measurement. In C-V measurements, the fixed charges in the gate oxide film of TFTs are not affected by the applied small signal, whereas the trap states in the band gap would respond to the applied frequency, so that the dominant degradation mechanism of poly-Si TFTs can be evaluated. Our experimental results show that the degradation of n-type TFTs is caused by additional trap states located at the drain and the source junction in the poly-Si thin film. Furthermore, through the experimental results of the C-V characteristics measured at 10 kHz and 1 MHz, we can infer that the tail states produced by the strained bounding in poly-Si film are mostly responsible for the electrical degradation of n-channel poly-Si TFTs after dynamic stress.en_US
dc.language.isoen_USen_US
dc.subjectreliabilityen_US
dc.subjectAC stressen_US
dc.subjectpoly-Si TFTen_US
dc.titleElectrical degradation of N-channel poly-Si TFT under AC stress by C-V measurementen_US
dc.typeProceedings Paperen_US
dc.identifier.journalAD'07: Proceedings of Asia Display 2007, Vols 1 and 2en_US
dc.citation.spage1184en_US
dc.citation.epage1189en_US
dc.contributor.department光電工程學系zh_TW
dc.contributor.departmentDepartment of Photonicsen_US
dc.identifier.wosnumberWOS:000248022601019-
顯示於類別:會議論文