完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Shih-Cheen_US
dc.contributor.authorTsao, Hung-Chuanen_US
dc.contributor.authorTai, Ya-Hsiangen_US
dc.date.accessioned2014-12-08T15:11:35Z-
dc.date.available2014-12-08T15:11:35Z-
dc.date.issued2007en_US
dc.identifier.isbn978-7-5617-5228-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/8889-
dc.description.abstractIn this work, the mobility degradation after gate AC stress in the off region are examined. It is discovered that the mobility increases after AC gate stress condition 0 V to + 15 V, which the previously reported model (by Uraoka. Y) may not explain. Considering the spatial distribution of the voltage and the flow of the carriers in the channel, we proposed the slicing model", that is, replace the original TFT by ten TFTs with shorter channel length. Then, by applying the circuit simulator, the voltage distribution in the channel under different stages of gate applied voltage may be obtained. An index considering the current flow and the channel voltage at the edge nodes are proposed to describe the degradation in mobility. The fair linearity between the proposed index and the degradation in mobility reveals the validity of the proposed model.en_US
dc.language.isoen_USen_US
dc.subjectreliabilityen_US
dc.subjectAC stressen_US
dc.subjectpoly-Si TFTen_US
dc.titleAnalysis of P-type poly-Si TFT degradation under dynamic gate voltage stress using the slicing modelen_US
dc.typeProceedings Paperen_US
dc.identifier.journalAD'07: Proceedings of Asia Display 2007, Vols 1 and 2en_US
dc.citation.spage557en_US
dc.citation.epage561en_US
dc.contributor.department光電工程學系zh_TW
dc.contributor.departmentDepartment of Photonicsen_US
dc.identifier.wosnumberWOS:000248022600136-
顯示於類別:會議論文