Full metadata record
DC FieldValueLanguage
dc.contributor.authorLee, Ren-Jieen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2014-12-08T15:11:40Z-
dc.date.available2014-12-08T15:11:40Z-
dc.date.issued2011-05-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2010.2041562en_US
dc.identifier.urihttp://hdl.handle.net/11536/8951-
dc.description.abstractIn conventional package design, engineers designate the ball grid array (BGA) pin-out manually, this always postpones the time-to-market (TTM) of products due to the turn-around between package and design houses. Recent papers propose a method of automatically generating the pin-out and taking signal integrity (SI), power delivery integrity (PI), and routability (RA) into account simultaneously by pin-block design and floorplanning, thus dramatically speeding up the developing time. However, this approach ignores the considerations of shorter path length and equilength/length matching in routing printed circuit board (PCB) trace and pin-out assignment for high-speed interface IP designs, such as USB and PCI Express. Since these features are the most important performance metrics during chip-package-board codesign, in this paper we propose the ideas to optimize the system interconnects during package pin-out design. These ideas keep the same minimized package size as aforementioned recent work and ensure that SI, PI, and RA can still be considered with significant reduction in design cost. It is achieved by relaxing the restriction of pin-block side and order on the package, usually specified by package designers. The experimental results on industrial chipset design cases show that the average improvement of our pin-block planner is over 40% when comparing the design cost with the previous work, among which we have one case accommodated over a thousand pins. Our ideas also work for any kind of pin-block or pin-group configurations.en_US
dc.language.isoen_USen_US
dc.subjectPin-out planningen_US
dc.subjectpackage-board codesignen_US
dc.subjectsystem interconnects optimizationen_US
dc.titleEfficient Package Pin-Out Planning With System Interconnects Optimization for Package-Board Codesignen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2010.2041562en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume19en_US
dc.citation.issue5en_US
dc.citation.spage904en_US
dc.citation.epage909en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000289905400017-
dc.citation.woscount1-
Appears in Collections:Articles


Files in This Item:

  1. 000289905400017.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.