完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Juinn-Daren_US
dc.contributor.authorChen, Chia-Ien_US
dc.contributor.authorLin, Yen-Tingen_US
dc.contributor.authorHsu, Wan-Lingen_US
dc.date.accessioned2014-12-08T15:11:46Z-
dc.date.available2014-12-08T15:11:46Z-
dc.date.issued2011-04-01en_US
dc.identifier.issn0916-8508en_US
dc.identifier.urihttp://dx.doi.org/10.1587/transfun.E94.A.1151en_US
dc.identifier.urihttp://hdl.handle.net/11536/9026-
dc.description.abstractIn deep-submicron era, wire delay is becoming a bottleneck while pursuing even higher system clock speed. Several distributed register (DR) architectures have been proposed to cope with this problem by keeping most wires local. In this article, we propose a new resource-constrained communication synthesis algorithm for optimizing both inter-island connections (IICs) and latency targeting on distributed register-file microarchitecture (DRFM). The experimental results show that tip to 24.7% and 12.7% reduction on IIC and latency can be achieved respectively as compared to the previous work.en_US
dc.language.isoen_USen_US
dc.subjectcommunication synthesisen_US
dc.subjectdistributed register-file microarchitectureen_US
dc.subjectinterconnect minimizationen_US
dc.subjectresource bindingen_US
dc.subjectschedulingen_US
dc.titleCommunication Synthesis for Interconnect Minimization Targeting Distributed Register-File Microarchitectureen_US
dc.typeArticleen_US
dc.identifier.doi10.1587/transfun.E94.A.1151en_US
dc.identifier.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.citation.volumeE94Aen_US
dc.citation.issue4en_US
dc.citation.spage1151en_US
dc.citation.epage1155en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000289922100014-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000289922100014.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。