完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWen, Charles H. -P.en_US
dc.contributor.authorWang, Li-C.en_US
dc.contributor.authorBhadra, Jayantaen_US
dc.date.accessioned2014-12-08T15:12:33Z-
dc.date.available2014-12-08T15:12:33Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-1381-2en_US
dc.identifier.issn1063-6757en_US
dc.identifier.urihttp://hdl.handle.net/11536/9634-
dc.description.abstractUnit-level verification is a critical step to the success of full-chip functional verification for microprocessor designs. In the unit-level verification, a unit is first embedded in a complex software that emulates the behavior of surrounding units, and then a sequence of stimuli is applied to measure the functional coverage. In order to generate such a sequence, designers need to comprehend the relationship between boundaries at the unit under verification and at the inputs to the emulation software. However, figuring out this relationship can be very difficult. Therefore, this paper(1) proposes an incremental learning framework that incorporates an ordered-binary-decision-forest(OBDF) algorithm, to automate estimating the controllability of unit-level signals and to provide full-chip level information for designers to govern these signals. Mathematical analysis shows that the proposed OBDF algorithm has lower model complexity and lower error variance than the previous algorithms. Meanwhile, a commercial microprocessor core is also applied to demonstrate that controllability of input signals on the load/store unit in the microprocessor core can be estimated automatically and information about how to govern these signals can also be extracted successfully.en_US
dc.language.isoen_USen_US
dc.titleAn incremental learning framework for estimating signal controllability in unit-level verificationen_US
dc.typeProceedings Paperen_US
dc.identifier.journalIEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2en_US
dc.citation.spage250en_US
dc.citation.epage257en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000253303700040-
顯示於類別:會議論文