完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Jen-Chienen_US
dc.contributor.authorSu, Chauchinen_US
dc.date.accessioned2014-12-08T15:12:36Z-
dc.date.available2014-12-08T15:12:36Z-
dc.date.issued2008-02-01en_US
dc.identifier.issn0018-9456en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TIM.2007.910109en_US
dc.identifier.urihttp://hdl.handle.net/11536/9691-
dc.description.abstractThis paper presents a built-in self-test (BIST) circuit that measures the clock jitter of the charge-pump phase-locked loops (PLLs). The jitter-measurement structure is based on a novel time-to-digital converter (TDC) which has a high resolution. A small area overhead is also achieved using the voltage-controlled oscillator and the loop filter of the PLL under test as parts of the TDC. The experiment result shows that the resolution is about 1 ps and that the measurement error is smaller than 20%.en_US
dc.language.isoen_USen_US
dc.subjectanalog built-in self-test (BIST)en_US
dc.subjectjitter measurementen_US
dc.subjecton-chip measurementen_US
dc.subjectphase-locked loop (PLL) BISTen_US
dc.subjecttime-to-digital converter (TDC)en_US
dc.titleBIST for measuring clock jitter of charge-pump phase-locked loopsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TIM.2007.910109en_US
dc.identifier.journalIEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENTen_US
dc.citation.volume57en_US
dc.citation.issue2en_US
dc.citation.spage276en_US
dc.citation.epage285en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000252338000009-
dc.citation.woscount19-
顯示於類別:期刊論文


文件中的檔案:

  1. 000252338000009.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。