完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYen, Cheng-Chengen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:12:38Z-
dc.date.available2014-12-08T15:12:38Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-1014-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/9701-
dc.description.abstractThe transient-induced latchup (TLU) in CMOS ICs under electrical fast transient (EFT) test has been investigated by experimental verification. With positive and negative voltage pulses under EFT test, the TLU can be triggered on in CMOS ICs with the parasitic pnpn structure. The physical mechanism of TLU in CMOS ICs has been developed with experimental verification in time domain. All the experimental evaluations have been verified with the silicon-controlled rectifier (SCR) test structure fabricated in a 0.18-mu m CMOS technology.en_US
dc.language.isoen_USen_US
dc.titleTransient-induced latchup in CMOS integrated circuits due to electrical fast transient (EFT) testen_US
dc.typeProceedings Paperen_US
dc.identifier.journalIPFA 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITSen_US
dc.citation.spage253en_US
dc.citation.epage256en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000251130700048-
顯示於類別:會議論文