Full metadata record
DC FieldValueLanguage
dc.contributor.authorHong, Hao-Chiaoen_US
dc.date.accessioned2014-12-08T15:13:03Z-
dc.date.available2014-12-08T15:13:03Z-
dc.date.issued2007-12-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2007.909799en_US
dc.identifier.urihttp://hdl.handle.net/11536/10074-
dc.description.abstractA design-for-digital-testability (DfDT) switched-capacitor circuit structure for testing Sigma-Delta modulators with digital stimuli is presented to reduce the overall testing cost. In the test mode, the DfDT circuits are reconfigured as a one-bit digital-to-charge converter to accept a repetitively applied Sigma-Delta modulated bit-stream as its stimulus. The single-bit characteristic ensures that the generated stimulus is nonlinearity free. In addition, the proposed DfDT structure reuses most of the analog components in the test mode and keeps the same loads for the operational amplifiers as if they were in the normal mode. It thereby achieves many advantages including lower cost, higher fault coverage, higher measurement accuracy, and the capability of performing at-speed tests. A second-order Sigma-Delta modulator was designed and fabricated to demonstrate the effectiveness of the DfDT structure. Our experimental results show that the digital test is able to measure a harmonic distortion lower than -106 dBFS. Meanwhile, the dynamic range measured with the digital stimulus is as high as 84.4 dB at an over-sampling ratio of 128. The proposed DfDT scheme can be easily applied to other types of Sigma-Delta modulators, making them also digitally testable.en_US
dc.language.isoen_USen_US
dc.subjectanalog-to-digital converter (ADC)en_US
dc.subjectdesign-for-testability (DFT)en_US
dc.subjectdigitally testableen_US
dc.subjectmixed-signal circuit testingen_US
dc.subjectSigma-Delta modulatoren_US
dc.titleA design-for-digital-testability circuit structure for Sigma-Delta modulatorsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2007.909799en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume15en_US
dc.citation.issue12en_US
dc.citation.spage1341en_US
dc.citation.epage1350en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000251191700006-
dc.citation.woscount12-
Appears in Collections:Articles


Files in This Item:

  1. 000251191700006.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.