完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWang, Tzu-Mingen_US
dc.contributor.authorShen, Wan-Yien_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:13:16Z-
dc.date.available2014-12-08T15:13:16Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-1377-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/10245-
dc.identifier.urihttp://dx.doi.org/10.1109/ICECS.2007.4510966en_US
dc.description.abstractA new architecture of charge pump circuit without suffering gate-oxide reliability in low-voltage CMOS processes is proposed, which is composed of two identical pumping branches and four-phase clock signals. The four-phase clock signals are designed to have no undesirable return-back leakage path during clock transition and to control the charge transfer MOSFET switches in the proposed circuit to be turned on and off completely. Therefore, its pumping efficiency is higher than that of the conventional one. Because the gate-to-source and gate-to-drain voltages of all devices in the new proposed charge pump circuit do not exceed the normal power supply voltage (VDD), the new proposed charge pump circuit is suitable for applications in low-voltage CMOS processes.en_US
dc.language.isoen_USen_US
dc.titleA new architecture for charge pump circuit without suffering gate-oxide reliability in low-voltage CMOS processesen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ICECS.2007.4510966en_US
dc.identifier.journal2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4en_US
dc.citation.spage206en_US
dc.citation.epage209en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000255014800051-
顯示於類別:會議論文


文件中的檔案:

  1. 000255014800051.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。