完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wang, Tzu-Ming | en_US |
dc.contributor.author | Shen, Wan-Yi | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2014-12-08T15:13:16Z | - |
dc.date.available | 2014-12-08T15:13:16Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-1377-5 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/10245 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/ICECS.2007.4510966 | en_US |
dc.description.abstract | A new architecture of charge pump circuit without suffering gate-oxide reliability in low-voltage CMOS processes is proposed, which is composed of two identical pumping branches and four-phase clock signals. The four-phase clock signals are designed to have no undesirable return-back leakage path during clock transition and to control the charge transfer MOSFET switches in the proposed circuit to be turned on and off completely. Therefore, its pumping efficiency is higher than that of the conventional one. Because the gate-to-source and gate-to-drain voltages of all devices in the new proposed charge pump circuit do not exceed the normal power supply voltage (VDD), the new proposed charge pump circuit is suitable for applications in low-voltage CMOS processes. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A new architecture for charge pump circuit without suffering gate-oxide reliability in low-voltage CMOS processes | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/ICECS.2007.4510966 | en_US |
dc.identifier.journal | 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4 | en_US |
dc.citation.spage | 206 | en_US |
dc.citation.epage | 209 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000255014800051 | - |
顯示於類別: | 會議論文 |