標題: Multilevel full-chip routing with testability and yield enhancement
作者: Li, Katherine Shu-Min
Chang, Yao-Wen
Lee, Chung-Len
Sul, Chauchin
Chen, Jwu E.
交大名義發表
電控工程研究所
National Chiao Tung University
Institute of Electrical and Control Engineering
關鍵字: interconnect;routing;signal integrity;yield
公開日期: 1-九月-2007
摘要: We propose a multilevel full-chip routing algorithm that improves testability and diagnosability, manufacturability, and signal integrity for yield enhancement. Two major issues are addressed. 1) The oscillation ring test (ORT) and its diagnosis scheme for interconnects based on the popular IEEE Standard 1500 are integrated into the multilevel routing framework to achieve testability enhancement. We augment the traditional multilevel framework of coarsening and uncoarsening by introducing a preprocessing stage that analyzes the interconnect structure for better resource estimation before the coarsening stage, and a final stage after uncoarsening that improves testability to achieve 100% interconnect fault coverage and maximal diagnosability. 2) We present a heuristic to reduce routing congestion to optimize the multiple-fault probability, chemical-mechanical polishing- and optical proximity correction-induced manufacturability, and crosstalk effects, for yield improvement. Experimental results on the Microelectronics Center for North Carolina benchmark circuits show that the proposed ORT method achieves 100% fault coverage and the optimal diagnosis resolution for interconnects. Further, the multilevel routing algorithm effectively balances the routing density to achieve 100% routing completion.
URI: http://dx.doi.org/10.1109/TCAD.2007.895587
http://hdl.handle.net/11536/10387
ISSN: 0278-0070
DOI: 10.1109/TCAD.2007.895587
期刊: IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Volume: 26
Issue: 9
起始頁: 1625
結束頁: 1636
顯示於類別:期刊論文


文件中的檔案:

  1. 000249309200008.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。