完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHong Hao-Chiaoen_US
dc.contributor.authorHsieh Tsung-Yinen_US
dc.date.accessioned2014-12-16T06:13:46Z-
dc.date.available2014-12-16T06:13:46Z-
dc.date.issued2014-12-09en_US
dc.identifier.govdocH03M001/06zh_TW
dc.identifier.govdocH03M001/12zh_TW
dc.identifier.govdocH03M001/46zh_TW
dc.identifier.govdocH03M001/10zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104322-
dc.description.abstractA successive approximation (SA) analog-to-digital converter (ADC) capable of estimating its own capacitance weight errors includes a comparator, a capacitor set, a switch set and a controller. The capacitor set includes a primary capacitor array including a plurality of binary-weighted capacitors, and a secondary capacitor array including a plurality of binary-weighted capacitors with known capacitance weights. The controller controls the switch set and repeats the steps of pre-charging the primary capacitor array, redistributing electric charges to the primary capacitor array and the secondary capacitor array, and performing a successive approximation binary searching on the primary capacitor array and the secondary capacitor array to calculate the capacitance weight error of each capacitor in the primary capacitor array. The calculated capacitance weight errors are used for calibrating the output of the successive approximation ADC.zh_TW
dc.language.isozh_TWen_US
dc.titleMethod for estimating capacitance weight errors and successive approximation analog to digital converter using the samezh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber08907826zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 08907826.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。