標題: Ten-transistor dual-port SRAM with shared bit-line architecture
作者: Hwang Wei
Wang Dao-Ping
公開日期: 18-Nov-2014
摘要: A 10-transistor dual-port SRAM with shared bit-line architecture includes a first memory cell and a second memory cell. The first memory cell has a first storage unit, a first switch set, and a second switch set. The second memory cell has a second storage unit, a third switch set, and a fourth switch set. The second switch set is coupled to a complement first A-port bit line and a complement first B-port bit line, and connected to the first storage unit. The third switch set is connected to a complement second A-port bit line, a complement second B-port bit line, and the second storage unit. Thus, the second memory cell can make use of the third switch set to share the complement first A-port bit line and the complement first B-port bit line with the first memory cell.
官方說明文件#: G11C008/16
G11C011/412
URI: http://hdl.handle.net/11536/104327
專利國: USA
專利號碼: 08891289
Appears in Collections:Patents


Files in This Item:

  1. 08891289.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.