完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen Kuan-Nengen_US
dc.contributor.authorLi Shih-Weien_US
dc.date.accessioned2014-12-16T06:13:58Z-
dc.date.available2014-12-16T06:13:58Z-
dc.date.issued2013-10-01en_US
dc.identifier.govdocH01L023/48zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104437-
dc.description.abstractA 3D integrated circuit including a first wafer and a second wafer is provided. The first wafer includes a first conduction pattern. The second wafer includes a second conduction pattern which is electrically connected to the first conduction pattern. A displacement between the first wafer and the second wafer is determined by a resistance of the first conduction pattern and the second conduction pattern.zh_TW
dc.language.isozh_TWen_US
dc.titleElectrical test structure applying 3D-ICS bonding technology for stacking error measurementzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber08546952zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 08546952.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。