Full metadata record
DC FieldValueLanguage
dc.contributor.authorChou Fang-Dingen_US
dc.contributor.authorHung Chung-Chihen_US
dc.date.accessioned2014-12-16T06:14:02Z-
dc.date.available2014-12-16T06:14:02Z-
dc.date.issued2013-04-23en_US
dc.identifier.govdocH03M001/66zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104488-
dc.description.abstractA digital-to-analog conversion device is disclosed. The digital-to-analog conversion device comprises a variable delay buffer circuit and a plurality of synchronization circuits. The buffer circuit receives a digital signal with a plurality of bits and sequentially outputs a plurality of first complementary digital signal sets delayed according to the order of from MSB to LSB. Each synchronization circuit receives the first complementary digital signal set and a clock signal, uses the clock signal as the timing reference of the first complementary digital signal set, and outputs a second complementary digital signal set corresponding to the first complementary digital signal set to a digital-to-analog conversion unit, so as to convert the second complementary digital signal sets into an analog signal. The present invention uses the delays respectively corresponding to different input bits to control the timing of current switches, whereby the transient glitches are reduced.zh_TW
dc.language.isozh_TWen_US
dc.titleDigital-to-analog conversion devicezh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber08427351zh_TW
Appears in Collections:Patents


Files in This Item:

  1. 08427351.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.