完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee Shuenn-Gi | en_US |
dc.contributor.author | Wang Chung-Hsuan | en_US |
dc.contributor.author | Sheen Wern-Ho | en_US |
dc.date.accessioned | 2014-12-16T06:14:07Z | - |
dc.date.available | 2014-12-16T06:14:07Z | - |
dc.date.issued | 2012-12-11 | en_US |
dc.identifier.govdoc | G01R031/28 | zh_TW |
dc.identifier.govdoc | G06F011/00 | zh_TW |
dc.identifier.govdoc | G06F012/00 | zh_TW |
dc.identifier.govdoc | G06F009/26 | zh_TW |
dc.identifier.govdoc | G06F009/34 | zh_TW |
dc.identifier.govdoc | G06F012/06 | zh_TW |
dc.identifier.govdoc | G06F013/00 | zh_TW |
dc.identifier.govdoc | G06F013/28 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104525 | - |
dc.description.abstract | An address generation apparatus for a quadratic permutation polynomial (QPP) interleaver is provided. It comprises a basic recursive unit, and L recursive units represented by first recursive unit up to Lth recursive units. The apparatus inputs a plurality of configurable parameters according to a QPP function Π(i)=(f1i+f2i2) mod k, generates a plurality of interleaver addresses in serial via the basic recursive unit, and generates L groups of corresponding interleaver addresses via the first up to the Lth recursive units, wherein Π(i) is the i-th interleaver address generated by the apparatus, f1 and f2 are QPP coefficients, and k is information block length of an input sequence, 0≦i≦k−1. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Address generation apparatus and method for quadratic permutation polynomial interleaver de-interleaver | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 08332701 | zh_TW |
顯示於類別: | 專利資料 |