完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liu Chih-Hao | en_US |
dc.contributor.author | Liao Yen-Chin | en_US |
dc.contributor.author | Lee Chen-Yi | en_US |
dc.contributor.author | Chang Hsie-Chia | en_US |
dc.contributor.author | Hsu Yarsun | en_US |
dc.date.accessioned | 2014-12-16T06:14:16Z | - |
dc.date.available | 2014-12-16T06:14:16Z | - |
dc.date.issued | 2012-01-31 | en_US |
dc.identifier.govdoc | G06F011/00 | zh_TW |
dc.identifier.govdoc | H03M013/00 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104614 | - |
dc.description.abstract | An operating method and a circuit for low density parity check (LDPC) decoders, in which original bit nodes are incorporated into check nodes for simultaneous operation. The bit node messages are generated according to the difference between the newly generated check messages and the previous check node messages. The bit node messages can be updated immediately, and the decoder throughput can be improved. The required memory of LDPC decoders can be effectively reduced, and the decoding speed can also be enhanced. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Operating method and circuit for low density parity check (LDPC) decoder | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 08108762 | zh_TW |
顯示於類別: | 專利資料 |