完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChangen_US
dc.contributor.authorKow-Mingen_US
dc.contributor.authorLinen_US
dc.contributor.authorGin-Minen_US
dc.date.accessioned2014-12-16T06:14:26Z-
dc.date.available2014-12-16T06:14:26Z-
dc.date.issued2010-03-16en_US
dc.identifier.govdocH01L021/00zh_TW
dc.identifier.govdocH01L021/84zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104728-
dc.description.abstractThis invention relates to a process for fabricating a staggered source/drain and thin-channel TFT structure, which simplifies the conventional process for fabricating the structure by decreasing the number of mask steps and achieving better results at suppressing the electric field near the drain junction and reducing the leakage current. The process comprises (1) re-crystallizing a-Si into poly-Si (02), which is performed by depositing an a-Si layer on a substrate and then applying a general photolithographic step and a RIE etching step for defining the amorphous Si islands provided with higher regions and lower regions, wherein the residual width of the thin channel of the a-Si is about 5 to 200 nm after etching; then the a-Si is changed into poly-Si (02) after a subsequent annealing; (2) defining the gate region (05), source/drain region (07) and the channel; (3) applying the implantation; and (4) applying the connection.zh_TW
dc.language.isozh_TWen_US
dc.titleStaggered source/drain and thin-channel TFT structure and fabrication method thereofzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber07678623zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 07678623.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。