完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChenen_US
dc.contributor.authorSzu-Hungen_US
dc.contributor.authorLienen_US
dc.contributor.authorYi-Chungen_US
dc.contributor.authorChangen_US
dc.contributor.authorYi Edwarden_US
dc.date.accessioned2014-12-16T06:14:29Z-
dc.date.available2014-12-16T06:14:29Z-
dc.date.issued2009-03-10en_US
dc.identifier.govdocH01L021/28zh_TW
dc.identifier.govdocH01L021/44zh_TW
dc.identifier.govdocH01L021/302zh_TW
dc.identifier.govdocH01L021/461zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104754-
dc.description.abstractA method for forming a semiconductor structure having a deep sub-micron or nano scale line-width is disclosed. Structure consisting of multiple photoresist layers is first formed on the substrate, then patterned using adequate exposure energy and development condition so that the bottom photoresist layer is not developed while the first under-cut resist groove is formed on top of the bottom photoresist layer. Anisotropic etching is then performed at a proper angle to the normal of the substrate surface, and a second resist groove is formed by the anisotropic etching. Finally, the metal evaporation process and the lift-off process are carried out and the Γ-shaped metal gate with nano scale line-width can be formed.zh_TW
dc.language.isozh_TWen_US
dc.titleMethod for forming a semiconductor structure having nanometer line-widthzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber07501348zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 07501348.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。