完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKeren_US
dc.contributor.authorMing-Douen_US
dc.contributor.authorChenen_US
dc.contributor.authorWen-Yien_US
dc.date.accessioned2014-12-16T06:14:31Z-
dc.date.available2014-12-16T06:14:31Z-
dc.date.issued2007-10-16en_US
dc.identifier.govdocH02H003/20zh_TW
dc.identifier.govdocH02H009/04zh_TW
dc.identifier.govdocH02H009/00zh_TW
dc.identifier.govdocH02H003/22zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104781-
dc.description.abstractA high-voltage tolerant power-rail ESD clamp circuit is proposed, in which circuit devices can safely operate under the high power supply voltage that is three times larger than their process limitation without gate-oxide reliability issue. Moreover, an ESD detection circuit is used to effectively improve the whole ESD protection function by substrate-triggered technique. Because only low voltage (1*VDD) devices are used to achieve the object of high voltage (3*VDD) tolerance, the proposed design provides a cost effective power-rail ESD protection solution to chips with mixed-voltage interfaces.zh_TW
dc.language.isozh_TWen_US
dc.titleHigh-voltage tolerant power rail electrostatic discharge clamp circuitzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber07283342zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 07283342.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。