標題: Design of High-Voltage-Tolerant Power-Rail ESD Protection Circuit for Power Pin of Negative Voltage in Low-Voltage CMOS Processes
作者: Chang, Rong-Kun
Ker, Ming-Dou
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Electrostatic discharge (ESD);high-voltage-tolerant ESD clamp circuit;negative voltage supply;power-rail ESD clamp circuit
公開日期: 1-一月-2020
摘要: In the implanted biomedical devices, the silicon chips with monopolar stimulation design have been widely applied. To protect the negative-voltage pins of the implanted silicon chip from the electrostatic discharge (ESD) damage, the ESD protection circuit should be carefully designed to avoid any wrong current path under normal circuit operation with the negative voltage. In this article, a new power-rail ESD clamp circuit for the application with an operating voltage of -6 V has been proposed and verified in a 0.18- $\mu \text{m}$ 3.3-V CMOS process. The proposed circuit, realized with only 3.3-V nMOS/pMOS devices, is able to prevent the gate-oxide reliability issue under this -6-V application. With the proposed ESD detection circuit, the turn-on speed of the main ESD clamp device, which is a stacked-nMOS (STnMOS), can be greatly enhanced. The STnMOS with a width of $400\mu \text{m}$ can sustain over 8-kV human body model (HBM) ESD stress and perform low standby leakage current of 5.4 nA at room temperature under the circuit operating condition with -6-V supply voltage.
URI: http://dx.doi.org/10.1109/TED.2019.2954754
http://hdl.handle.net/11536/153507
ISSN: 0018-9383
DOI: 10.1109/TED.2019.2954754
期刊: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 67
Issue: 1
起始頁: 40
結束頁: 46
顯示於類別:期刊論文