完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hua | en_US |
dc.contributor.author | Chung-Hsien | en_US |
dc.contributor.author | Hwang | en_US |
dc.contributor.author | Wei | en_US |
dc.date.accessioned | 2014-12-16T06:14:32Z | - |
dc.date.available | 2014-12-16T06:14:32Z | - |
dc.date.issued | 2007-03-13 | en_US |
dc.identifier.govdoc | H03K017/16 | zh_TW |
dc.identifier.govdoc | H03K019/003 | zh_TW |
dc.identifier.govdoc | H03K019/0175 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/104794 | - |
dc.description.abstract | The present invention provides a power gating structure having data retention and intermediate modes and able to operate under multiple modes. A conventional power gating structure has only turn-on and turn-off functions, and is used to suppress a leakage current problem which has become more and more serious in advance manufacture processes, under a turn-off mode. However, in a memory circuit, such as latch, register and SRAM, when the power gate is turned off, a new power gating structure is required for data retention. The power gating structure of the present invention can be set into one of 4 different operational modes: a data retention mode for maintaining the static noise margin of the memory, an intermediate mode for reducing the interference on ground and power levels, an active mode used when the circuit operates in normal condition, and a standby mode used when the circuit does not operate. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Power gating structure having data retention and intermediate modes | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 07190187 | zh_TW |
顯示於類別: | 專利資料 |