標題: | Background comparator offset calibration technique for flash analog-to-digital converters |
作者: | Huang Chun-Cheng Wu Jieh-Tsorng |
公開日期: | 20-六月-2006 |
摘要: | A background-calibrated comparator and a background-calibrated flash analog-to-digital converter are disclosed for using in mixed-signal integrated circuit design in particular on the high-speed analog-to-digital converter circuit. Without affecting the operation of the comparator, the disclosure is directed at reducing the unpredictable input offset voltage originated from the variation of process parameters and environmental factors. The background-calibrated comparator includes a random chopping comparator, a calibration processor, and a random sequence generator. The background-calibrated flash analog-to-digital converter (ADC) includes a background-calibrated comparator array together with a reference voltage generator, a thermometer code edge detector, and a set of digital encoders. |
官方說明文件#: | H03M001/12 H03M001/10 |
URI: | http://hdl.handle.net/11536/104811 |
專利國: | USA |
專利號碼: | 07064693 |
顯示於類別: | 專利資料 |