完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLeeen_US
dc.contributor.authorChen-Yien_US
dc.contributor.authorChenen_US
dc.contributor.authorPao-Lungen_US
dc.date.accessioned2014-12-16T06:14:39Z-
dc.date.available2014-12-16T06:14:39Z-
dc.date.issued2004-12-14en_US
dc.identifier.govdocG01R025/00zh_TW
dc.identifier.govdocH03D013/00zh_TW
dc.identifier.govdocG01R029/00zh_TW
dc.identifier.govdocH03D003/00zh_TW
dc.identifier.govdocH03D009/00zh_TW
dc.identifier.govdocG01R023/02zh_TW
dc.identifier.govdocH03K009/06zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104838-
dc.description.abstractA phase frequency detector with a narrow control pulse comprises mainly two substantially equivalent phase latches with a narrow control pulse, and a reset signal generating unit. Each phase latch of a narrow control pulse has a clock pulse input end and a signal output end. Both latches also are connected to the reset signal generating unit. The logic value of each signal output end is decided by which clock pulse input appears first. The reset signal generating unit decides whether or not to generate a reset signal according to the logic values of both signal output ends. The reset signal is then sent to both phase latches of a narrow control pulse, if generated. The present invention can be implemented by a simple circuit. Comparing with the RS NAND PFD or master-slave D PFD, the PFD of the invention has the advantages of faster speed, saving more power and smaller IC chip area. Comparing with dynamic PFD, because the PFD of the invention has a feedback circuit, the storage charges of internal nodes will not be lost due to the leakage current and therefore the working frequency range is wider.zh_TW
dc.language.isozh_TWen_US
dc.titlePhase frequency detector with a narrow control pulsezh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber06831485zh_TW
顯示於類別:專利資料


文件中的檔案:

  1. 06831485.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。