Full metadata record
DC FieldValueLanguage
dc.contributor.authorHWANG Weien_US
dc.contributor.authorWANG Dao-Pingen_US
dc.date.accessioned2014-12-16T06:14:46Z-
dc.date.available2014-12-16T06:14:46Z-
dc.date.issued2014-07-17en_US
dc.identifier.govdocG11C011/412zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104888-
dc.description.abstractA 10-transistor dual-port SRAM with shared bit-line architecture includes a first memory cell and a second memory cell. The first memory cell has a first storage unit, a first switch set, and a second switch set. The second memory cell has a second storage unit, a third switch set, and a fourth switch set. The second switch set is coupled to a complement first A-port bit line and a complement first B-port bit line, and connected to the first storage unit. The third switch set is connected to a complement second A-port bit line, a complement second B-port bit line, and the second storage unit. Thus, the second memory cell can make use of the third switch set to share the complement first A-port bit line and the complement first B-port bit line with the first memory cell.zh_TW
dc.language.isozh_TWen_US
dc.titleTEN-TRANSISTOR DUAL-PORT SRAM WITH SHARED BIT-LINE ARCHITECTUREzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20140198562zh_TW
Appears in Collections:Patents


Files in This Item:

  1. 20140198562.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.