Full metadata record
DC FieldValueLanguage
dc.contributor.authorLIU Po-Tsunen_US
dc.contributor.authorHSU Ching-Huien_US
dc.contributor.authorFAN Yang-Shunen_US
dc.date.accessioned2014-12-16T06:14:48Z-
dc.date.available2014-12-16T06:14:48Z-
dc.date.issued2014-05-15en_US
dc.identifier.govdocG11C013/04zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/104920-
dc.description.abstractA resistive random access memory (RRAM) device and operating method are disclosed herein. The RRAM device includes at least one RRAM cell and a control circuit. The RRAM cell includes a bottom electrode, an amorphous Indium-Gallium-Zinc-Oxide (a-IGZO) layer, a Ti layer and a top electrode. The a-IGZO layer is disposed on the bottom layer. The Ti layer is disposed on the a-IGZO layer. The top electrode is disposed on the Ti layer. The control circuit is configured to provide at least one electrical signal to the RRAM cell, so as to change the resistance value of the RRAM cell.zh_TW
dc.language.isozh_TWen_US
dc.titleRESISTIVE RANDOM ACCESS MEMORY DEVICE AND OPERATING METHOD THEREOFzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20140133213zh_TW
Appears in Collections:Patents


Files in This Item:

  1. 20140133213.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.