Full metadata record
DC FieldValueLanguage
dc.contributor.authorChen Kuan-Nengen_US
dc.contributor.authorLi Shih-Weien_US
dc.date.accessioned2014-12-16T06:15:00Z-
dc.date.available2014-12-16T06:15:00Z-
dc.date.issued2013-03-14en_US
dc.identifier.govdocH01L023/48zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/105066-
dc.description.abstractA 3D integrated circuit including a first wafer and a second wafer is provided. The first wafer includes a first conduction pattern. The second wafer includes a second conduction pattern which is electrically connected to the first conduction pattern. A displacement between the first wafer and the second wafer is determined by a resistance of the first conduction pattern and the second conduction pattern.zh_TW
dc.language.isozh_TWen_US
dc.titleELECTRICAL TEST STRUCTURE APPLYING 3D-ICS BONDING TECHNOLOGY FOR STACKING ERROR MEASUREMENTzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20130062776zh_TW
Appears in Collections:Patents


Files in This Item:

  1. 20130062776.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.