完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | CHOU FANG-DING | en_US |
dc.contributor.author | HUNG CHUNG-CHIH | en_US |
dc.date.accessioned | 2014-12-16T06:15:09Z | - |
dc.date.available | 2014-12-16T06:15:09Z | - |
dc.date.issued | 2012-06-28 | en_US |
dc.identifier.govdoc | H03M001/66 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/105157 | - |
dc.description.abstract | A digital-to-analog conversion device is disclosed. The digital-to-analog conversion device comprises a variable delay buffer circuit and a plurality of synchronization circuits. The buffer circuit receives a digital signal with a plurality of bits and sequentially outputs a plurality of first complementary digital signal sets delayed according to the order of from MSB to LSB. Each synchronization circuit receives the first complementary digital signal set and a clock signal, uses the clock signal as the timing reference of the first complementary digital signal set, and outputs a second complementary digital signal set corresponding to the first complementary digital signal set to a digital-to-analog conversion unit, so as to convert the second complementary digital signal sets into an analog signal. The present invention uses the delays respectively corresponding to different input bits to control the timing of current switches, whereby the transient glitches are reduced. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | DIGITAL-TO-ANALOG CONVERSION DEVICE | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 20120161997 | zh_TW |
顯示於類別: | 專利資料 |