標題: | ADDRESS GENERATION APPARATUS AND METHOD FOR QUADRATIC PERMUTATION POLYNOMIAL INTERLEAVER |
作者: | LEE SHUENN-GI WANG CHUNG HSUAN SHEEN WERN-HO |
公開日期: | 23-Feb-2012 |
摘要: | An address generation apparatus for quadratic permutation polynomial (QPP) interleaver receives several configurable parameters and uses a plurality of QPP units to compute and outputs a plurality of interleaving addresses according to a QPP function Π(i)=(f1i+f2i2) mod k, where f1 and f2 are QPP coefficients, k is information block length of an input sequence, 0≦i≦k−1, and mod is a modulus operation. Each of the plurality of QPP units is a parallel computation unit, and outputs in parallel a corresponding group of interleaver addresses, where Π(i) is also a ith interleaving address generated by the apparatus. |
官方說明文件#: | H03M013/05 G06F011/08 |
URI: | http://hdl.handle.net/11536/105210 |
專利國: | USA |
專利號碼: | 20120047414 |
Appears in Collections: | Patents |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.