Full metadata record
DC FieldValueLanguage
dc.contributor.authorLEE, Chen-Yien_US
dc.contributor.authorYu, Jui-Yuanen_US
dc.contributor.authorChen, Juinn-Tingen_US
dc.date.accessioned2014-12-16T06:15:42Z-
dc.date.available2014-12-16T06:15:42Z-
dc.date.issued2010-01-21en_US
dc.identifier.govdocH03L007/06zh_TW
dc.identifier.govdocH03H011/26zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/105450-
dc.description.abstractA digital delay line includes a plurality of hysteresis-based delay cells electrically connected in series. These hystersis delay units in the hysteresis-based delay cells may be similar or different. All of the hysteresis delay units respectively have an inverter mode and a hesteresis mode. The delay and resolution of the hysteresis delay unit may be derived from the time difference in the inverter mode and hysteresis mode. Such a digital delay line applied to a digital phase locked loop may reduce consumption of area and power.zh_TW
dc.language.isozh_TWen_US
dc.titleDIGITAL DELAY LINE AND APPLICATION THEREOFzh_TW
dc.typePatentsen_US
dc.citation.patentcountryUSAzh_TW
dc.citation.patentnumber20100013533zh_TW
Appears in Collections:Patents


Files in This Item:

  1. 20100013533.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.