完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Szu-Hung | en_US |
dc.contributor.author | Lien, Yi-Chung | en_US |
dc.contributor.author | Chang, Edward Yi | en_US |
dc.date.accessioned | 2014-12-16T06:15:54Z | - |
dc.date.available | 2014-12-16T06:15:54Z | - |
dc.date.issued | 2008-10-16 | en_US |
dc.identifier.govdoc | H01L021/311 | zh_TW |
dc.identifier.uri | http://hdl.handle.net/11536/105566 | - |
dc.description.abstract | A method for forming a semiconductor structure having a deep sub-micron or nano scale line-width is disclosed. Structure consisting of multiple photoresist layers is first formed on the substrate, then patterned using adequate exposure energy and development condition so that the bottom photoresist layer is not developed while the first under-cut resist groove is formed on top of the bottom photoresist layer. Anisotropic etching is then performed at a proper angle to the normal of the substrate surface, and a second resist groove is formed by the anisotropic etching. Finally, the metal evaporation process and the lift-off process are carried out and the Γ-shaped metal gate with nano scale line-width can be formed. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.title | Method for forming a semiconductor structure having nanometer line-width | zh_TW |
dc.type | Patents | en_US |
dc.citation.patentcountry | USA | zh_TW |
dc.citation.patentnumber | 20080254632 | zh_TW |
顯示於類別: | 專利資料 |