Title: Process for manufacturing self-assembled nanoparticles
Authors: Chen, Wei-Kuo
Lee, Ming-Chih
Chou, Wu-Ching
Chen, Wen-Hsiung
Ke, Wen-Cheng
Issue Date: 9-Feb-2006
Abstract: Process for fabricating self-assembled nanoparticles on buffer layers without mask making and allowing for any degree of lattice mismatch; that is, binary, ternary or quaternary nanoparticles comprising Groups III-V, II-VI or IV-VI. The process includes a first step of applying a buffer layer, a second step of turning on the purge gas to modulate the first reactant to the lower first flow rate, then the second reactant is supplied to the buffer layer to form a metal-rich island on the buffer layer, and a third step of turning on purge gas again to modulate the first reactant to the higher second flow rate onto the buffer layer. On the metal-rich island is formed the nanoparticles of the binary, ternary or quaternary III-V, II-VI and IV-IV semiconductor material. This is then recrystallized under the first reactant flow at high temperature forming high quality nanoparticles.
Gov't Doc #: B05D007/00
C23C016/00
B32B005/16
URI: http://hdl.handle.net/11536/105713
Patent Country: USA
Patent Number: 20060029792
Appears in Collections:Patents


Files in This Item:

  1. 20060029792.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.