標題: | Adaptive low-error fixed-width booth multipliers |
作者: | Song, Min-An Van, Lan-Da Kuo, Sy-Yen 資訊工程學系 Department of Computer Science |
關鍵字: | digital signal processing;fixed-width booth multiplier;VLSI |
公開日期: | 1-六月-2007 |
摘要: | In this paper, we propose two 2's-complement fixed-width Booth multipliers that can generate an n-bit product from an n-bit multiplicand and an n-bit multiplier. Compared with previous designs, our multipliers have smaller truncation error, less area, and smaller time delay in the critical paths. A four-step approach is adopted to search for the best error-compensation bias in designing a multiplier suitable for VLSI implementation. Last but not least, we show the superior capability of our designs by inscribing it in a speech signal processor. Simulation results indicate that this novel design surpasses the previous fixed-width Booth multiplier in the precision of the product. An average error reduction of 65-84% compared with a direct-truncation fixed-width multiplier is achieved by adding only a few logic gates. |
URI: | http://dx.doi.org/10.1093/ietfec/e90-a.6.1180 http://hdl.handle.net/11536/10699 |
ISSN: | 0916-8508 |
DOI: | 10.1093/ietfec/e90-a.6.1180 |
期刊: | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES |
Volume: | E90A |
Issue: | 6 |
起始頁: | 1180 |
結束頁: | 1187 |
顯示於類別: | 期刊論文 |