完整後設資料紀錄
DC 欄位語言
dc.contributor.authorSong, Min-Anen_US
dc.contributor.authorVan, Lan-Daen_US
dc.contributor.authorKuo, Sy-Yenen_US
dc.date.accessioned2014-12-08T15:13:51Z-
dc.date.available2014-12-08T15:13:51Z-
dc.date.issued2007-06-01en_US
dc.identifier.issn0916-8508en_US
dc.identifier.urihttp://dx.doi.org/10.1093/ietfec/e90-a.6.1180en_US
dc.identifier.urihttp://hdl.handle.net/11536/10699-
dc.description.abstractIn this paper, we propose two 2's-complement fixed-width Booth multipliers that can generate an n-bit product from an n-bit multiplicand and an n-bit multiplier. Compared with previous designs, our multipliers have smaller truncation error, less area, and smaller time delay in the critical paths. A four-step approach is adopted to search for the best error-compensation bias in designing a multiplier suitable for VLSI implementation. Last but not least, we show the superior capability of our designs by inscribing it in a speech signal processor. Simulation results indicate that this novel design surpasses the previous fixed-width Booth multiplier in the precision of the product. An average error reduction of 65-84% compared with a direct-truncation fixed-width multiplier is achieved by adding only a few logic gates.en_US
dc.language.isoen_USen_US
dc.subjectdigital signal processingen_US
dc.subjectfixed-width booth multiplieren_US
dc.subjectVLSIen_US
dc.titleAdaptive low-error fixed-width booth multipliersen_US
dc.typeArticleen_US
dc.identifier.doi10.1093/ietfec/e90-a.6.1180en_US
dc.identifier.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.citation.volumeE90Aen_US
dc.citation.issue6en_US
dc.citation.spage1180en_US
dc.citation.epage1187en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000247892400007-
dc.citation.woscount9-
顯示於類別:期刊論文