標題: | 10GSamples/s, 4-bit, 1.2V, design-for-testability ADC and DAC in 0.13 mu m CMOS technology |
作者: | Liang, Sheng-Chuan Huang, Ding-Jyun Ho, Chen-Kang Hong, Hao-Chiao 電控工程研究所 Institute of Electrical and Control Engineering |
公開日期: | 2007 |
摘要: | This paper demonstrates a 10GS/s, 4-bit, flash analog-to-digital converter (ADC) and current-steering digital-to-analog converter (DAC) pair for the design or advanced serial-link transceivers. Current mode logic (CML) gates are used to alleviate the severe power bouncing. The active feedback amplifiers, CML, and wave-pipelining technique help achieve the ultimate 10 GHz sampling rate. A design-for-testability circuit using the digital loop-back scheme is added to address the difficulty of at-speed measurements. The experimental results show that the cascaded ADC and DAC pair achieves a 27.3 dBc spurious-free dynamic range and a 25.0 dB signal-to-noise ratio with the 1.11 GHz, -1 dBm stimulus. It corresponds to an ENOB of 3.86 bits. The test chip totally consumes 420 mW from a 1.2V supply. The areas of the ADC and DAC are 0.1575 mm(2) and 0.0636 mm(2), respectively in 0.13 mu m CMOS technology. |
URI: | http://hdl.handle.net/11536/10999 |
ISBN: | 978-1-4244-1359-1 |
期刊: | 2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS |
起始頁: | 416 |
結束頁: | 419 |
顯示於類別: | 會議論文 |