完整後設資料紀錄
DC 欄位語言
dc.contributor.authorMozsary, Andrasen_US
dc.contributor.authorChung, Jen-Fengen_US
dc.contributor.authorRoska, Tamasen_US
dc.date.accessioned2014-12-08T15:14:32Z-
dc.date.available2014-12-08T15:14:32Z-
dc.date.issued2007-03-01en_US
dc.identifier.issn0098-9886en_US
dc.identifier.urihttp://dx.doi.org/10.1002/cta.385en_US
dc.identifier.urihttp://hdl.handle.net/11536/11061-
dc.description.abstractBelow 100nm a new scenario is emerging in VLSI design: floorplanning and function are inherently interrelated. Using mainly local connectivity, wire delay and crosstalk problems are eliminated. A new design methodology is proposed, called function-in-layout, that possesses: regular layout, mainly local connectivity, functional 'parasitics'. A bio-inspired demonstration is presented, a hyperacuity chip, with 30 ps time difference detection using 0.35 mm complementary metal-oxide semiconductor (CMOS) technology. Copyright (C) 2006 John Wiley & Sons, Ltd.en_US
dc.language.isoen_USen_US
dc.subjectfunction-in-layouten_US
dc.subjectdelay-domain computingen_US
dc.subjectnon-Boolean logicen_US
dc.subjecthyperacuityen_US
dc.subjectcellular neural networken_US
dc.subjectcellular nonlinear networken_US
dc.subjectcellular wave computeren_US
dc.subjecttime-to-digital converteren_US
dc.titleFunction-in-layout: A demonstration with bio-inspired hyperacuity chipen_US
dc.typeArticleen_US
dc.identifier.doi10.1002/cta.385en_US
dc.identifier.journalINTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONSen_US
dc.citation.volume35en_US
dc.citation.issue2en_US
dc.citation.spage149en_US
dc.citation.epage164en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000245519400003-
dc.citation.woscount6-
顯示於類別:期刊論文


文件中的檔案:

  1. 000245519400003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。