完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLi, Yih-Langen_US
dc.contributor.authorLi, Jin-Yihen_US
dc.contributor.authorChen, Wen-Binen_US
dc.date.accessioned2014-12-08T15:14:48Z-
dc.date.available2014-12-08T15:14:48Z-
dc.date.issued2007-02-01en_US
dc.identifier.issn0278-0070en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCAD.2006.883923en_US
dc.identifier.urihttp://hdl.handle.net/11536/11178-
dc.description.abstractEngineering change order (ECO) routing is frequently requested in the later design stage for the purpose of delay and noise optimization. ECO routing is complicated as a result of huge existing obstacles and the requests for various design rules. The tile-based routing model results in fewer nodes of the routing graph than grid and connection-based routers; however, the number of nodes of the tile-based routing graph has grown to over a billion for system-on-chip designs, while no notable progress has been achieved in the routing speed of the tile-based router since it was proposed. This paper first proposes a novel routing graph reduction (RGR) method for promoting tile propagation speed and then depicts a new ECO routing design flow with RGR and enhanced global routing flow (EGRF). RGR can be used to remove redundant tiles as well as align and merge neighboring tiles in order to diminish tile fragmentation such that the tile-based ECO router can run twice as fast while still producing an optimal path. Compared with a commercial placement and routing tool, the proposed tile-based router with RGR obtains better routing performance and routing quality for three ECO routings. EGRF incorporates ECO global routing considering via-resource congestion metric with extended routing and global cell (GCell) restructuring to prevent routing failure in routable designs. The ECO router with the proposed design flow can perform up to 20 times faster than the original tile-based router at the cost of only a slight decline in routing quality. Experimental results also demonstrate that a more congested layout tends to have higher graph reduction rate. Also discussed herein are further refinements by dynamic weighting of via and wire resources based on the vacancy density of the routed design and further application of RGR to multiple-net routing.en_US
dc.language.isoen_USen_US
dc.subjectdeep submicrometeren_US
dc.subjectdetailed routingen_US
dc.subjectengineering change order (ECO) routingen_US
dc.subjectglobal routingen_US
dc.subjectgridless routingen_US
dc.subjectlayouten_US
dc.subjectphysical designen_US
dc.subjectsystem-on-chipen_US
dc.titleAn efficient tile-based ECO router using routing graph reduction and enhanced global routing flowen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCAD.2006.883923en_US
dc.identifier.journalIEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMSen_US
dc.citation.volume26en_US
dc.citation.issue2en_US
dc.citation.spage345en_US
dc.citation.epage358en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000243953000014-
dc.citation.woscount13-
顯示於類別:期刊論文


文件中的檔案:

  1. 000243953000014.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。