標題: | Design and analysis of digital data recovery circuits using oversampling |
作者: | Jou, S.-J. Lin, C.-H. Chen, Y.-H. Li, Z.-H. 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-二月-2007 |
摘要: | A performance evaluation and circuit architecture for all-digital data recovery using an oversampling method is proposed. The architecture is very regular and hence very suitable for standard-cell implementation flow. Due to its feedforward architecture, the required bit-rate can be achieved through proper pipelining. These properties make the proposed architecture very suitable as soft silicon intellectual property. Analysis of BER due to the combined effects of the key design parameters like data jitter, clock jitter and oversampling ratio in the oversampling technique are carried out. Thus different specifications of data recovery can be designed with different design parameters. A module generator that can estimate the design parameters automatically is established. Design implementation shows the proposed all-digital data recovery circuit can achieve 3.07 Gbit/s (post-layout) with 0.25 mu m 2.5 V CMOS technology standard-cell design and occupies 380 x 390 mu m(2) chip area. |
URI: | http://hdl.handle.net/11536/11211 |
ISSN: | 1751-858X |
期刊: | IET CIRCUITS DEVICES & SYSTEMS |
Volume: | 1 |
Issue: | 1 |
起始頁: | 91 |
結束頁: | 99 |
顯示於類別: | 期刊論文 |