完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Chih-Yang | en_US |
dc.contributor.author | Wang, Shen-De | en_US |
dc.contributor.author | Shieh, Ming-Shan | en_US |
dc.contributor.author | Chen, Wei-Cheng | en_US |
dc.contributor.author | Lin, Hsiao-Yi | en_US |
dc.contributor.author | Yeh, Kuan-Lin | en_US |
dc.contributor.author | Lee, Jam-Wem | en_US |
dc.contributor.author | Lei, Tan-Fu | en_US |
dc.date.accessioned | 2014-12-08T15:15:10Z | - |
dc.date.available | 2014-12-08T15:15:10Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.issn | 0013-4651 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/11404 | - |
dc.identifier.uri | http://dx.doi.org/10.1149/1.2386952 | en_US |
dc.description.abstract | We have investigated the impact of plasma-induced damage on the performance and reliability of low-temperature polycrystalline silicon thin-film transistors (LTPS TFTs). The LTPS TFTs having different antenna structures were used to study the effects of the plasma-etching process. We observed that performance instability occurred for the devices having a relatively large-area antenna. Plasma damage mainly caused nonuniform distribution of the threshold voltages in the LTPS TFTs, presumably because of charge trapping in the gate dielectric during the plasma-etching process. The reliabilities of the LTPS TFTs having larger antenna areas were found to be more degraded under gate-bias stress and hot-carrier stress than those of the samples having smaller antenna areas. Because of their enhanced plasma damage, we speculate that the LTPS TFTs having larger antenna areas possess more trap states in the gate dielectrics. During gate-bias stress or hot-carrier stress, therefore, charges can be injected into the gate dielectric through trap-assisted tunneling, resulting in significant degradation of both the performance and reliability. (c) 2006 The Electrochemical Society. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Plasma-induced damage on the performance and reliability of low-temperature polycrystalline silicon thin-film transistors | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1149/1.2386952 | en_US |
dc.identifier.journal | JOURNAL OF THE ELECTROCHEMICAL SOCIETY | en_US |
dc.citation.volume | 154 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | H30 | en_US |
dc.citation.epage | H35 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000242538600066 | - |
dc.citation.woscount | 6 | - |
顯示於類別: | 期刊論文 |