完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTai, Ya-Hsiangen_US
dc.contributor.authorHuang, Shih-Cheen_US
dc.contributor.authorChen, Chien-Kwenen_US
dc.date.accessioned2014-12-08T15:15:20Z-
dc.date.available2014-12-08T15:15:20Z-
dc.date.issued2006-12-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://dx.doi.org/10.1109/LED.2006.886416en_US
dc.identifier.urihttp://hdl.handle.net/11536/11509-
dc.description.abstractThe device degradation of polycrystalline-silicon thin-film transistors stressed with different gate pulse waveforms is investigated. It is first observed that the degradation is dependent on the rising time of the gate pulses for the gate voltage swing below the threshold voltage. The degradation ratio of the mobility is analyzed with respect to two factors, namely, the magnitude of the lateral transient electric field and the change in the numbers of the carrier near the edges of the channel. A new index considering these two factors is proposed to depict the device degradation. It shows good linearity between the degradation in mobility and the proposed index.en_US
dc.language.isoen_USen_US
dc.subjectAC stressen_US
dc.subjectdynamic stressen_US
dc.subjectpoly-Si thin-film transistors (TFTs)en_US
dc.subjectreliabilityen_US
dc.titleAnalysis of poly-Si TFT degradation under gate pulse stress using the slicing modelen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/LED.2006.886416en_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume27en_US
dc.citation.issue12en_US
dc.citation.spage981en_US
dc.citation.epage983en_US
dc.contributor.department光電工程學系zh_TW
dc.contributor.department顯示科技研究所zh_TW
dc.contributor.departmentDepartment of Photonicsen_US
dc.contributor.departmentInstitute of Displayen_US
dc.identifier.wosnumberWOS:000242606000012-
dc.citation.woscount15-
顯示於類別:期刊論文


文件中的檔案:

  1. 000242606000012.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。