標題: I/O clustering in design cost and performance optimization for flip-chip design
作者: Chen, Hung-Ming
Liu, I-Min
Wong, Martin D. F.
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: chip-package co-design;flip-chip design;input-output (I/O) planning;signal integrity
公開日期: 1-十一月-2006
摘要: Input-output (I/O) placement has always been a concern in modern integrated circuit design. Due to flip-chip technology, I/O can be placed throughout the whole chip without long wires from the periphery of the chip. However, because of I/O placement constraints in design cost (DC) and performance, I/O buffer planning becomes a pressing problem. During the early stages of circuits and package co-design, I/O layout should be evaluated to optimize DC and to avoid product failures. The objective of this brief is to improve the existing/initial standard cell placement by I/O clustering, considering DC reduction and signal integrity preservation. The authors formulate it as a minimum cost flow problem that minimizes alpha W+beta D, where W is the I/O wirelength of the placement and D is the total voltage drop in the power network and, at the same time, reduces the number of I/O buffer blocks. The experimental results on some Microelectronics Center of North Carolina benchmarks show that the author's method averagely achieves better timing performance and over 32% DC reduction when compared with a conventional rule-of-thumb design that is popularly used by circuit designers.
URI: http://dx.doi.org/10.1109/TCAD.2006.873900
http://hdl.handle.net/11536/11642
ISSN: 0278-0070
DOI: 10.1109/TCAD.2006.873900
期刊: IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Volume: 25
Issue: 11
起始頁: 2552
結束頁: 2556
顯示於類別:期刊論文


文件中的檔案:

  1. 000241567000021.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。