標題: Design techniques for high-speed multirate multistage FIR digital filters
作者: Lin, M. -C.
Chen, H. -Y.
Jou, S. -J.
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: FIR digital filter;multirate;interpolated FIR filter
公開日期: 1-Oct-2006
摘要: This paper presents architecture design techniques for implementing both single-rate and multirate high-speed finite impulse response (FIR) digital filters, with emphasis on the multirate multistage interpolated FIR (IFIR) digital filters. Well-known techniques to achieve high-speed and low-power applications for the single-rate digital FIR architecture are summarized, followed by the introduction of variable filter order selection, optimal filter decomposition, memory-saving and mirror symmetric filter pairs techniques which offer further gains in both performance and complexity reduction for the multirate multistage digital FIR architecture. A filter design example with TSMC 0.25 mu m standard cell for 64-QAM baseband demodulator shows that the area is reduced by 39% for low-complexity application. Moreover, for high-speed application, the chip can operate at 714 MHz. Finally, a designed decimator which is used in the CDMA cellular shows that the area is reduced by 70% as compared with conventional approach.
URI: http://dx.doi.org/10.1080/00207210600810838
http://hdl.handle.net/11536/11688
ISSN: 0020-7217
DOI: 10.1080/00207210600810838
期刊: INTERNATIONAL JOURNAL OF ELECTRONICS
Volume: 93
Issue: 10
起始頁: 699
結束頁: 721
Appears in Collections:Articles


Files in This Item:

  1. 000240873400006.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.