完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Yu-Tzungen_US
dc.contributor.authorWang, Yi-Chungen_US
dc.contributor.authorTzou, Ying-Yuen_US
dc.date.accessioned2014-12-08T15:15:42Z-
dc.date.available2014-12-08T15:15:42Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-0654-8en_US
dc.identifier.issn0275-9306en_US
dc.identifier.urihttp://hdl.handle.net/11536/11734-
dc.identifier.urihttp://dx.doi.org/10.1109/PESC.2007.4342206en_US
dc.description.abstractThis paper presents the design and implementation of a singe-chip FPGA based digital VRM controller for multi-phase synchronous buck converters with interlaced current sampling and load current feed-forward compensation techniques. The sampling of the inductor current is synchronized with the middles of leading and trailing edges of the PWM signal of each synchronous buck converter for both turn-on and turn-off. The proposed sampling scheme has a high noise immunity to the common-mode switching noises induced by the switching of the MOSFET and its parasitic junction capacitances resulted by the heat sink. A true average current signal with minimum response time can be measured with accuracy within a switching period. The timing clocks for the digital controller and the digital PWM generator are interlaced with each other to achieve a minimum delay at a same sampling and switching frequency. A digital interface is designed for the connected microprocessor load to adjust the output voltage and provide feed-forward load current compensation according to its clock rate, loading factor, and pipeline scheduling. The realization scheme for the proposed digital VRM controller has been described. Simulation analysis and experimental verifications are given to illustrate the fast dynamic response control of VRM for advanced microprocessors.en_US
dc.language.isoen_USen_US
dc.subjectdigital VRM controlleren_US
dc.subjectsingle-chip FPGA implementationen_US
dc.subjectinterlaced sampling and control schemeen_US
dc.subjectsynchronous current sampling techniqueen_US
dc.titleSingle-chip FPGA implementation of a digital VRM controller with interlaced sampling and control techniqueen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/PESC.2007.4342206en_US
dc.identifier.journal2007 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6en_US
dc.citation.spage1441en_US
dc.citation.epage1447en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000252375202066-
顯示於類別:會議論文


文件中的檔案:

  1. 000252375202066.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。