完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsiao, P. Y.en_US
dc.contributor.authorChen, X. Z.en_US
dc.contributor.authorLin, C. C.en_US
dc.contributor.authorHua, C. H.en_US
dc.contributor.authorChang, C. C.en_US
dc.date.accessioned2014-12-08T15:15:53Z-
dc.date.available2014-12-08T15:15:53Z-
dc.date.issued2006-09-01en_US
dc.identifier.issn1350-2387en_US
dc.identifier.urihttp://dx.doi.org/10.1049/ip-cdt:20050200en_US
dc.identifier.urihttp://hdl.handle.net/11536/11869-
dc.description.abstractThinning is a very important operation in the pre-processing stage of fingerprint recognition. With the availability of fast thinning hardware, real-time image processing applications can be achieved. The authors introduce a detailed hardware architecture design of a thinning processor used in an embedded fingerprint recognition system. The proposed thinning algorithm has a parallel-pipelining structure suited to hardware realisation, which is implemented and verified using FPGA. Equipped with a modification unit array, a designated operating schedule, and an address generator based on systolic counter, this thinning processor is able to perform a thinning operation within 0.07 s at 40 MHz for a 512 x 512 picture, which is at least 40 times faster than software execution. Consequently, the proposed thinning processor was successfully integrated into a real-time fingerprint recognition system.en_US
dc.language.isoen_USen_US
dc.titleEmploying pipelined thinning architecture for real-tire fingerprint verifieren_US
dc.typeArticleen_US
dc.identifier.doi10.1049/ip-cdt:20050200en_US
dc.identifier.journalIEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUESen_US
dc.citation.volume153en_US
dc.citation.issue5en_US
dc.citation.spage348en_US
dc.citation.epage354en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000241017000006-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000241017000006.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。