標題: | A high-definition H.264/AVC intra-frame codec IP for digital video and still camera applications |
作者: | Ku, Chun-Wei Cheng, Chao-Chung Yu, Guo-Shiuan Tsai, Min-Chi Chang, Tian-Sheuan 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | high definition;intra-frame codec;ISO/IEC 14496-10 AVC;ITU-T Rec. H.264;Joint Video Team (JVT) |
公開日期: | 1-八月-2006 |
摘要: | This paper presents a real-time high-definition 720p@30fps H.264/MPEG-4 AVC intra-frame codec IP suitable for digital video and digital still camera applications. The whole design is optimized in both the algorithm and architecture levels. In the algorithm level, we propose to remove the area-costly plane mode, and enhance the cost function to reduce hardware cost and to increase the processing speed while provide nearly the same quality. In the architecture design, in additional to the fast module implementation the process is arranged in the macroblock-level pipelining style together with three careful scheduling techniques to avoid the idle cycles and improve the data throughput. The whole codec design only needs 103 K gate count for a core size of 1.28 x 1.28 mm(2) and achieves real-time encoding and decoding at 117 and 25.5 MHz, respectively, when implemented by 0.18-mu m CMOS technology. |
URI: | http://dx.doi.org/10.1109/TCSVT.2006.879992 http://hdl.handle.net/11536/11977 |
ISSN: | 1051-8215 |
DOI: | 10.1109/TCSVT.2006.879992 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY |
Volume: | 16 |
Issue: | 8 |
起始頁: | 917 |
結束頁: | 928 |
顯示於類別: | 期刊論文 |