完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Chih-Hsienen_US
dc.contributor.authorChen, Chih-Ningen_US
dc.contributor.authorWang, You-Jiunen_US
dc.contributor.authorHsiao, Ju-Yuanen_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.date.accessioned2014-12-08T15:16:13Z-
dc.date.available2014-12-08T15:16:13Z-
dc.date.issued2006-07-01en_US
dc.identifier.issn1057-7130en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSII.2006.875316en_US
dc.identifier.urihttp://hdl.handle.net/11536/12050-
dc.description.abstractIn order to improve the speed limitation of serial scrambler, we propose a new parallel scrambler architecture and circuit to overcome the limitation of serial scrambler. A very systematic parallel scrambler design methodology is first proposed. The critical path delay is only one D-register and one XOR gate of two inputs. Thus, it is superior to other proposed circuits in high-speed applications. A new DET D-register with embedded XOR operation is used as a basic circuit block of the parallel scrambler. Measurement results show the proposed parallel scrambler can operate in 40 Gbps with 16 outputs in TSMC 0.18-mu m CMOS process.en_US
dc.language.isoen_USen_US
dc.subjectparallel scrambleren_US
dc.subjectregisteren_US
dc.subjectXORen_US
dc.titleParallel scrambler for high-speed applicationsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSII.2006.875316en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFSen_US
dc.citation.volume53en_US
dc.citation.issue7en_US
dc.citation.spage558en_US
dc.citation.epage562en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000239263900010-
dc.citation.woscount5-
顯示於類別:期刊論文


文件中的檔案:

  1. 000239263900010.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。