完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, HCen_US
dc.contributor.authorLee, MHen_US
dc.contributor.authorChang, KHen_US
dc.date.accessioned2014-12-08T15:16:20Z-
dc.date.available2014-12-08T15:16:20Z-
dc.date.issued2006-07-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://dx.doi.org/10.1109/LED.2006.876314en_US
dc.identifier.urihttp://hdl.handle.net/11536/12113-
dc.description.abstractA novel thin-film transistor test structure is proposed for monitoring the device hot-carrier (HQ degradations. The new test structure consists of several source/drain electrode pairs arranged in the direction perpendicular to the normal (i.e., lateral) channel of the test transistor. This unique feature allows, for the first time, the study of spatial resolution of HC degradations along the channel of the test transistor after stressing. The extent of degradation as well as the major degradation mechanisms along the channel of the test transistor can be clearly identified.en_US
dc.language.isoen_USen_US
dc.subjectgrain boundaryen_US
dc.subjecthot-carrier (HC) effectsen_US
dc.subjectpoly-Sien_US
dc.subjecttest structureen_US
dc.subjectthin-film transistor (TFT)en_US
dc.titleSpatially resolving the hot carrier degradations of poly-Si thin-film transistors using a novel test structureen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/LED.2006.876314en_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume27en_US
dc.citation.issue7en_US
dc.citation.spage561en_US
dc.citation.epage563en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000238712200011-
dc.citation.woscount7-
顯示於類別:期刊論文


文件中的檔案:

  1. 000238712200011.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。